Dresden 2013 – wissenschaftliches Programm
Bereiche | Tage | Auswahl | Suche | Aktualisierungen | Downloads | Hilfe
T: Fachverband Teilchenphysik
T 77: DAQ, Trigger und Elektronik 2
T 77.8: Vortrag
Donnerstag, 7. März 2013, 18:30–18:45, GER-039
Data Concentrator with FPGA-based track reconstruction for the Belle II DEPFET Pixel Detector — •Michael Schnell, Jochen Dingfelder, and Carlos Marinas — Physikalisches Institut der Universität Bonn
The innermost two layers of the Belle II vertex detector at the KEK facility
in Tsukuba, Japan, will be covered by high-granularity DEPFET pixel
sensors. The large number of pixels leads to a high data rate of around 60
Gbps, which has to be significantly reduced by the Data Acquisition System. For
the data reduction the hit information of the surrounding Silicon strip Vertex
Detector (SVD) is utilized to define so-called Regions of Interest (ROI). Only
hit information of the pixels located inside these ROIs are saved. The ROIs for
the Pixel Detector (PXD) are computed by reconstructing track segments from SVD
data and back extrapolation to the PXD. A data reduction of up to a factor of
10 is intended to be achieved by this design. All the necessary processing
stages, the receiving and multiplexing of the data from the SVD on 48 optical
fibers, the track reconstruction and the definition of the ROIs, will be
performed by the Data Concentrator. The planned hardware design is based on a
distributed set of Advanced Mezzanine Cards (AMC) each equipped with a Field
Programmable Gate Array (FPGA) chip and 4 optical transceivers.
In this talk, the hardware and the FPGA-based tracking algorithm is introduced
with some preliminary simulation results. In addition, the acquisition and
pre-processing of the SVD data are discussed. The presentation concludes with
an outlook on a distributed tracking design.